HDL Coder to / downto order

17 views (last 30 days)
Michael Felger
Michael Felger on 13 Nov 2019
Edited: Kiran Kintali about 12 hours ago
Hi,
I'm using HDL Coder to generade VHDL code for a simulink block.
In the entity, the port order is generated as follow:
  • for fixed-point variables, the output port is std_logic_vector(n downto 0)
  • for boolean vector (Simulink Port dimension: [1 n]), the output port is std_logic_vector(0 to n)
Is it possible to change the order (to / downto), that all output ports have the same direction, and are not mixed for one entity?
My goal is to have downto for all outputs.

Accepted Answer

Kiran Kintali
Kiran Kintali on 14 Nov 2019
This is a limitation due to an early decision made to emit vector of boolean to use 'TO' syntax and is not currently customizable.
A potential workaround is to concatenate boolean vector to a single signal of ufixN type using BitConcat block and seperating input scalar signal inside DUT back to vector of boolean using BitSlice blocks.

More Answers (1)

Kiran Kintali
Kiran Kintali on 8 Sep 2023
Edited: Kiran Kintali on 9 Jan 2024
The control is now available starting R2023b release for boolean arrays.
Generate code for Boolean array with MSB-to-LSB convention
You can now generate code for an array of boolean data in most significant bit (MSB) to least significant bit (LSB) convention. For example, a subsystem with boolean input and output data, the generated VHDL code with the DOWNTO convention has this form:
ENTITY Subsystem IS
PORT ( In1 : IN std_logic_vector(4 DOWNTO 0); -- boolean [5]
Out1 : OUT std_logic_vector(4 DOWNTO 0) -- boolean [5] );
END Subsystem;
You can use this functionality for the VHDL®, Verilog®, and System Verilog target languages.
To revert to the old behavior you can use this option.
>> makehdl(<pathtodut>, 'BooleanVectorDownTo', 'off')
  5 Comments
Till
Till 1 minute ago
@Kiran Kintali Is it possible to revert to the old behavior for one subsystems in a system composed of many subsystems which should majorily use the new behavior? If so, how would one set this up either script-based or from the Simulink GUI? Thanks in advance!
Kiran Kintali
Kiran Kintali 18 minutes ago
Edited: Kiran Kintali 17 minutes ago
This is a model level option. It cannot be selectively disabled at a subsystem level. Please reach out to technical support for additional support.

Sign in to comment.

Categories

Find more on Code Generation in Help Center and File Exchange

Products


Release

R2019a

Community Treasure Hunt

Find the treasures in MATLAB Central and discover how the community can help you!

Start Hunting!