>> makehdl('sfir_fixed/symmetric_fir')
### Working on the model sfir_fixed
### Generating HDL for sfir_fixed/symmetric_fir
### Using the config set for model sfir_fixed for HDL code generation parameters.
### Running HDL checks on the model 'sfir_fixed'.
### Begin compilation of the model 'sfir_fixed'...
### Working on the model 'sfir_fixed'...
### Begin model generation 'gm_sfir_fixed'...
### Copying DUT to the generated model...
### Model generation complete.
### Generated model saved at hdlsrc\sfir_fixed\gm_sfir_fixed.slx
### Begin VHDL Code Generation for 'sfir_fixed'.
### Working on sfir_fixed/symmetric_fir as hdlsrc\sfir_fixed\symmetric_fir.vhd.
### Code Generation for 'sfir_fixed' completed.
### Generating HTML files for code generation report at sfir_fixed_codegen_rpt.html
### Creating HDL Code Generation Check Report symmetric_fir_report.html
### HDL check for 'sfir_fixed' complete with 0 errors, 0 warnings, and 0 messages.
### HDL code generation complete.
>> makehdltb('sfir_fixed/symmetric_fir')
### Begin TestBench generation.
### Generating HDL TestBench for 'sfir_fixed/symmetric_fir'.
### Begin compilation of the model 'sfir_fixed'...
### Begin compilation of the model 'gm_sfir_fixed'...
### Begin simulation of the model 'gm_sfir_fixed'...
### Generating test bench data file: hdlsrc\sfir_fixed\x_in.dat.
### Generating test bench data file: hdlsrc\sfir_fixed\y_out_expected.dat.
### Generating test bench data file: hdlsrc\sfir_fixed\delayed_xout_expected.dat.
### Working on symmetric_fir_tb as hdlsrc\sfir_fixed\symmetric_fir_tb.vhd.
### Generating package file hdlsrc\sfir_fixed\symmetric_fir_tb_pkg.vhd.
### HDL TestBench generation complete.