Pixel Control Bus Selector
Select signals from control signal bus used by Vision HDL Toolbox blocks
Libraries:
Vision HDL Toolbox /
Utilities
Description
The Pixel Control Bus Selector block selects signals from the
pixelcontrol
bus. See Pixel Control Bus.
The block is an implementation of the Simulink® Bus Selector block. See Bus Selector (Simulink) for more information.
Ports
Input
Port_1 — Control signals accompanying pixel stream
pixelcontrol
bus
The pixelcontrol
bus contains five signals.
The signals describe the validity of the pixel and its location in the frame. For more
information, see Pixel Control Bus.
Data Types: bus
Output
Port_1 — First pixel in a horizontal line of a frame
scalar
First pixel in a horizontal line of a frame, returned as a
Boolean
scalar. This port returns the
hStart
signal from the input bus.
Data Types: Boolean
Port_2 — Last pixel in a horizontal line of a frame
scalar
Last pixel in a horizontal line of a frame, returned as a
Boolean
scalar. This port returns the
hEnd
signal from the input bus.
Data Types: Boolean
Port_3 — First pixel in the first (top) line of a frame
scalar
First pixel in the first (top) line of a frame, returned as a
Boolean
scalar. This port returns the
vStart
signal from the input bus.
Data Types: Boolean
Port_4 — Last pixel in the last (bottom) line of a frame
scalar
Last pixel in the last (bottom) line of a frame, returned as a
Boolean
scalar. This port returns the
vEnd
signal from the input bus.
Data Types: Boolean
Port_5 — Valid pixel indicator
scalar
Valid pixel indicator, returned as a Boolean
scalar. This port returns the valid
signal from the
input bus.
Data Types: Boolean
Extended Capabilities
C/C++ Code Generation
Generate C and C++ code using Simulink® Coder™.
This block supports C/C++ code generation for Simulink accelerator and rapid accelerator modes and for DPI component generation.
HDL Code Generation
Generate VHDL, Verilog and SystemVerilog code for FPGA and ASIC designs using HDL Coder™.
HDL Coder™ provides additional configuration options that affect HDL implementation and synthesized logic.
To learn more about using buses for HDL code generation, see Buses (HDL Coder) and Use Buses to Improve Readability of Model and Generate HDL Code (HDL Coder).
This block has one default HDL architecture.
ConstrainedOutputPipeline | Number of registers to place at
the outputs by moving existing delays within your design. Distributed
pipelining does not redistribute these registers. The default is
|
InputPipeline | Number of input pipeline stages
to insert in the generated code. Distributed pipelining and constrained
output pipelining can move these registers. The default is
|
OutputPipeline | Number of output pipeline stages
to insert in the generated code. Distributed pipelining and constrained
output pipelining can move these registers. The default is
|
Version History
Introduced in R2015a
See Also
Pixel Control Bus Creator | Frame To Pixels | Pixels To Frame
MATLAB Command
You clicked a link that corresponds to this MATLAB command:
Run the command by entering it in the MATLAB Command Window. Web browsers do not support MATLAB commands.
Select a Web Site
Choose a web site to get translated content where available and see local events and offers. Based on your location, we recommend that you select: .
You can also select a web site from the following list
How to Get Best Site Performance
Select the China site (in Chinese or English) for best site performance. Other MathWorks country sites are not optimized for visits from your location.
Americas
- América Latina (Español)
- Canada (English)
- United States (English)
Europe
- Belgium (English)
- Denmark (English)
- Deutschland (Deutsch)
- España (Español)
- Finland (English)
- France (Français)
- Ireland (English)
- Italia (Italiano)
- Luxembourg (English)
- Netherlands (English)
- Norway (English)
- Österreich (Deutsch)
- Portugal (English)
- Sweden (English)
- Switzerland
- United Kingdom (English)
Asia Pacific
- Australia (English)
- India (English)
- New Zealand (English)
- 中国
- 日本Japanese (日本語)
- 한국Korean (한국어)