Generate SystemVerilog DPI Components for Simulation with Synopsys VCS
Functional verification is typically the bottleneck of ASIC and FPGA projects, and testbench creation is a large part of that. SystemVerilog DPI component generation in HDL Verifier™ directly exports MATLAB® functions and Simulink® models that can easily plug into a SystemVerilog verification environment.
This example starts with an image processing design in MATLAB, which would be very complex to write models for and require high-performance simulation. HDL Verifier is used to generate SystemVerilog DPI components for use in a Universal Verification Methodology (UVM) environment with Synopsys VCS® simulation and Synopsys Verdi® debugging.
Featured Product
HDL Verifier
Up Next:
Related Videos:
Select a Web Site
Choose a web site to get translated content where available and see local events and offers. Based on your location, we recommend that you select: .
You can also select a web site from the following list:
How to Get Best Site Performance
Select the China site (in Chinese or English) for best site performance. Other MathWorks country sites are not optimized for visits from your location.
Americas
- América Latina (Español)
- Canada (English)
- United States (English)
Europe
- Belgium (English)
- Denmark (English)
- Deutschland (Deutsch)
- España (Español)
- Finland (English)
- France (Français)
- Ireland (English)
- Italia (Italiano)
- Luxembourg (English)
- Netherlands (English)
- Norway (English)
- Österreich (Deutsch)
- Portugal (English)
- Sweden (English)
- Switzerland
- United Kingdom (English)
Asia Pacific
- Australia (English)
- India (English)
- New Zealand (English)
- 中国
- 日本Japanese (日本語)
- 한국Korean (한국어)