Configure Parallel Link Projects
Using the Parallel Link Designer app, you can set up simulation parameters, specify corner conditions, introduce lossy transmission lines, and include jitter and noise in your projects. You can import S-Parameter data and use it in your projects. You can also set up the solution space to include variable groups and permutation mode to reduce the number of simulations required to reach an optimal solution.
Apps
| Parallel Link Designer | Analyze PCB designs for parallel link applications (Since R2021b) | 
| Clock Domain Editor | Edit clock domain entries (Since R2024a) | 
Topics
- Simulation Parameters Used in Parallel Link DesignSet parameters to control SPICE simulation and statistical, time domain, and waveform analysis. 
- Specify Corner Conditions in Parallel Link DesignSpecify process corners and etch corners to simulate in parallel link project. 
- S-Parameters in Parallel Link ProjectsLearn how to import S-Parameters and use it in analysis. 
- STAT ModeLearn how STAT mode works in the Parallel Link Designer app. 
- Solution SpaceSolution space variables, permutation mode and case mode. 
- PartsCreate and edit parts for pre-layout and post-layout simulation. 
- IBIS and Timing File PreprocessorProgrammatically configure timing and IBIS files. 
- Model Lossy Transmission Lines in Parallel Link DesignerLearn the mathematics behind the lossy multi-conductor transmission line models. 
- Loss in Transmission Line CornersLearn how loss behaves in various transmission line corners. 
- Stimulus Patterns in Parallel Link DesignDefine stimulus patterns for time domain analysis in parallel link project. 
- Model Jitter and Noise While Designing Parallel LinkAdd TX clock jitter, RX clock jitter, RX clock recovery jitter, and noise.