Three phase (3PH) DSOGI Phase Lock Loop (PLL)
You are now following this Submission
- You will see updates in your followed content feed
- You may receive emails, depending on your communication preferences
- Angle Lock
- Phase Swap Detection
- Realtime Phase Fault Detection
- Generated Code
- Code Tested on STM32F7 (code on stm32.zip)
- Not using Volder's algorithm instead using approximations requiering a sampling of 10kHz
Worse case, when the phase of the Voltage phase is pi radians of offset at the start, thus having the maximum error.
- Angel Rodriguez [ang.rodr97@gmail.com]
Cite As
Angel Rodriguez (2026). Three phase (3PH) DSOGI Phase Lock Loop (PLL) (https://github.com/angrram/3ph_pll), GitHub. Retrieved .
General Information
- Version 1.0.0 (19.5 MB)
-
View License on GitHub
MATLAB Release Compatibility
- Compatible with any release
Platform Compatibility
- Windows
- macOS
- Linux
Versions that use the GitHub default branch cannot be downloaded
| Version | Published | Release Notes | Action |
|---|---|---|---|
| 1.0.0 |
To view or report issues in this GitHub add-on, visit the GitHub Repository.
To view or report issues in this GitHub add-on, visit the GitHub Repository.



