Three phase (3PH) DSOGI Phase Lock Loop (PLL)

Three phase (3PH) DSOGI Phase Lock Loop (PLL)
137 Downloads
Updated 14 Jul 2024

Three phase (3-PH) DSOGI Phase Lock Loop (PLL)

Dependencies

Static Badge Static Badge

Roadmap

  • Angle Lock
  • Phase Swap Detection
  • Realtime Phase Fault Detection
  • Generated Code
  • Code Tested on STM32F7 (code on stm32.zip)
  • Not using Volder's algorithm instead using approximations requiering a sampling of 10kHz

Demo

Worse case, when the phase of the Voltage phase is pi radians of offset at the start, thus having the maximum error.

65Hz input image

55Hz input image

45Hz input image

Authors

Acknowledgements

Cite As

Angel Rodriguez (2025). Three phase (3PH) DSOGI Phase Lock Loop (PLL) (https://github.com/angrram/3ph_pll), GitHub. Retrieved .

MATLAB Release Compatibility
Created with R2024a
Compatible with any release
Platform Compatibility
Windows macOS Linux
Tags Add Tags

Community Treasure Hunt

Find the treasures in MATLAB Central and discover how the community can help you!

Start Hunting!

Versions that use the GitHub default branch cannot be downloaded

Version Published Release Notes
1.0.0

To view or report issues in this GitHub add-on, visit the GitHub Repository.
To view or report issues in this GitHub add-on, visit the GitHub Repository.