Main Content
Target Xilinx RFSoC Hardware
Run your MATLAB® or Simulink® algorithm on the Xilinx RFSoC target hardware
HDL Coder™ can generate an IP core, integrate it into your Vivado® project, and program the Xilinx® RFSoC hardware.
Generate an HDL IP cores that can integrate into RFSoC devices using Xilinx Vivado Design Suite. Use reference designs for popular RFSoC development kits, so you can generate HDL code and port mappings to I/O and AXI registers to interface with RF tiles and DDR memory, and interactively control the FPGA design from MATLAB.
You can use SoC Blockset™ for system-level modeling of RFSoC devices, configuration of custom RFSoC-based boards, and deployment of complete SoC applications, including executables for ARM® Cortex®-A53 processors.
Categories
- RF Data Converter Configuration
Configure RF data converter on RFSoC device from MATLAB
- FPGA Data Capture
Capture data to MATLAB or Simulink from RFSoC devices
- External Memory Access
Read and write data to PL-DDR4 memory
- Polyphase Channelizer and Multi-tile Synchronization
Learn about how to use polyphase channelizer and multi-tile synchronization