Default System Reference Design for AMD FPGA Board
The HDL Coder™ software can generate an IP core with an AXI4 or an AXI4-Lite interface.
You can integrate the HDL IP core into the Default system
reference design.

The Default system is a basic reference design that
contains an ARM processor and the HDL IP core. HDL Coder generates the HDL DUT IP core, and
inserts it into the reference design. The processor acts as manager, and the IP core
acts as subordinate. By accessing the generated registers via the AXI4-Lite interface,
the processor can read and write data to and from the IP core. You can tune the
parameters on the FPGA, or probe the results from the FPGA via AXI4-Lite interface in
the IP core. To tune the parameters or probe results, use this reference design with
External mode in Simulink®.
To specify the Default system as the target reference
design:
Specify
IP Core Generationas target workflow. Open the HDL Workflow Advisor. In the Set Target Device and Synthesis Tool task, specifyIP Core Generationas the Target workflow.Specify
Default systemas target reference design. In the Set Target Reference Design task, for Reference design, selectDefault system.
Go through the workflow to generate the HDL IP core, and integrate the IP core into
the Default system reference design.
Board Support
You can use the Default system reference design
architecture with these target platforms:
Xilinx® Kintex-7 KC705 development board
Xilinx Virtex-7 VC707 development board
Xilinx Artix-7 35T Arty development board